[AIR-DSP Instruction Pipeline Architecture v1.0]

Purpose:

Define a hardware-level command pipeline architecture for audio DSP

Based on modular instruction sets mapped across RISC-V (integer DSP) and SPIR-V (GPU shaders)

Achieve sub-1ms end-to-end latency via parallelized, format-adaptive execution

Note: Designed by 제현 via GPT-40 prompt-based vibe coding. This document outlines the execution architecture, not just a software structure.

---

[Pipeline Overview - SoC Command Flow]

Stage 0: PCM Fetch

Input: 16-bit PCM at 48kHz

Operation: Buffer into register bank

Control: sample\_count, frame\_sync

Stage 1: Preprocessing

Instruction: AIR\_AGC, AIR\_NS

Format: FP16 or FP32

Backend: RISC-V (scalar or SIMD)

Stage 2: MDCT + Windowing

Instruction: AIR\_MDCT16, AIR\_MULQ31

Input: Preprocessed frame

Format: Q31 or BFP16

Backend: RISC-V

Stage 3: Quantization (SPIR Block)

Shader: spir\_quantize\_subband, spir\_vecmap\_q31

Operation: Normalize  $\rightarrow$  Scale  $\rightarrow$  Round

Format: Q31  $\rightarrow$  int8/int16

Backend: SPIR-V (Compute Shader)

Stage 4: Packet Encoding

Instruction: AIR\_QUANT8, AIR\_PACK

Input: Quantized bins

Format: int8 + config header

Backend: RISC-V DSP

Stage 5: Checksum + Output

Instruction: AIR\_CRC

Output: LC3-style payload packet

Target: BLE, DAC, or file buffer

\_\_\_

[Execution Pipeline Spec]

IF: Fetch AIR Instruction

ID: Decode opcode + format flags

EX: Dispatch to RISC-V or SPIR-V unit

MEM: Access buffer/registers

WB: Write to output, memory or I/O

Supports:

Format switching at ID stage (FP↔Q31↔BFP)

Latency priority control per stage (via LAT CTL reg)

Integration with runtime fallback (SW/GPU hybrid)

---

[Core AIR Instruction Examples] AIR\_AGC rd, rs  $\,$ ; automatic gain control (FP) AIR\_MDCT16 rd, rs  $\,$ ; 16-point MDCT transform AIR\_MULQ31 rd, rs1, rs2; Q31 multiply AIR\_VECMAP rd, rs  $\,$ ; FP  $\rightarrow$  Q31 normalizer AIR\_QUANT8 rd, rs  $\,$ ; quantize to 8-bit integer AIR\_PACK rd, rs1, rs2; packet header + payload join AIR\_CRC rd, rs  $\,$ ; 32-bit checksum

\_\_\_

[Pipeline Highlights]

Hardware-level instruction scheduling

Modular command units (FP, Q31, BFP aware)

Dual-backend optimized (SPIR-V + RISC-V)

Ready for implementation in FPGA softcore DSP or simulation

Author: 제현 Date: 2025-10-15 Version: AIR-DSP v1.0